

is now



indie Semiconductor FFO GmbH

To learn more about indie Semiconductor, please visit our website at <u>www.indiesemi.com</u>

For customer support, please contact us at: <u>dfo.support@indiesemi.com</u>

indie and the indie logo are trademarks of Ay Dee Kay LLC dba indie Semiconductor in the United States and in other countries. Silicon Radar GmbH was acquired by indie Semiconductor and is now indie Semiconductor FFO GmbH. Purchase of products is governed by indie Semiconductor FFO GmbH's Terms and Conditions.



Silicon Radar GmbH Im Technologiepark 1 15236 Frankfurt (Oder) Germany

tel: +49 335 / 228 80 30 fax: +49 335 / 557 10 50 info@siliconradar.com www.siliconradar.com

# TRA\_120\_045

120-GHz Wide-Band IQ Transceiver with Antennas on Chip

# Data Sheet

| Status:     | Date:              | Author:                           | Filename:                   |         |
|-------------|--------------------|-----------------------------------|-----------------------------|---------|
| Preliminary | 27-Jun-2023        | Silicon Radar GmbH                | Data_Sheet_TRA_120_045_V0.5 |         |
| Version:    | Product number:    | Package:                          | Marking:                    | Page:   |
| 0.5         | TRA_120_045        | QFN32, $5 \times 5 \text{ mm}^2$  | TRA045                      | 1 of 16 |
|             |                    |                                   | YYWW                        |         |
| Document: A | Annex to VA_U03_01 | Anlage 8_Template_Datenblatt_RevE | Date: 19-May-2020           | Rev E   |



# **Version Control**

| Version | Changed section    | Description of change                                                       | Reason for change                                                                                                                               |
|---------|--------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1     | Template, contents | Initial release                                                             |                                                                                                                                                 |
| 0.2     | All sections       | Review and update with latest test results                                  | Update following first pre-series fabrication                                                                                                   |
| 0.3     | Section 4          | TX output power revised                                                     | Power level specified at output of power amplifier.                                                                                             |
| 0.4     | All sections       | Principle drawings revised<br>Data according to new measurements<br>updated | Planned revision                                                                                                                                |
| 0.5     | Section 4 and 7    | Supply Current and ESD value updated.<br>Antenna measurements included.     | Latest measurements typical and<br>maximum values revised, respectively,<br>Antenna characteristics performed in<br>new millimeter-wave chamber |



# **Table of Contents**

| 1   | Features                      |    |
|-----|-------------------------------|----|
| 1.1 | Overview                      | 4  |
| 1.2 | Applications                  | 4  |
| 2   | Block Diagram                 | 5  |
| 3   | Pin Configuration             | 6  |
| 3.1 | Pin Assignment                | 6  |
| 3.2 | Pin Description               | 6  |
| 4   | Specification                 | 7  |
| 4.1 | Absolute Maximum Ratings      | 7  |
| 4.2 | Operating Range               | 7  |
| 4.3 | Thermal Resistance            | 7  |
| 4.4 | Electrical Characteristics    | 8  |
| 5   | Packaging                     | 9  |
| 5.1 | Outline Dimensions            | 9  |
| 5.2 | Package Code                  | 9  |
| 5.3 | Antenna Position              | 9  |
| 6   | Application                   |    |
| 6.1 | Application Circuit Schematic |    |
| 6.2 | Power Cycling                 |    |
| 6.3 | Evaluation Kit                |    |
| 6.4 | Input / Output Stages         | 11 |
| 7   | Measurement Results           |    |



# **1** Features

- Wide-band radar frontend (RFE) with antennas on chip
- Frequency bandwidth of 20 GHz
- Frequency range from 116 GHz to 130 GHz
- Single supply voltage of 3.3 V
- Fully ESD protected device
- Power consumption of 560 mW (full duty cycle)
- Integrated low phase noise VCO
- Receiver with homodyne quadrature mixer
- RX and TX dipole antennas
- QFN32 leadless plastic package 5 × 5 mm<sup>2</sup>
- Pb-free, RoHS compliant package
- IC is available as bare die as well



## 1.1 <u>Overview</u>

The radar frontend TRA\_120\_045 is an integrated wideband transceiver circuit with antennas on chip. It provides a frequency bandwidth of greater than 20 GHz. The circuit includes a low-noise amplifier (LNA), quadrature mixers, a poly-phase filter, a voltage-controlled oscillator, divide-by-64 with differential output and transmit and receive antennas (see Figure 1). The RF signal from the oscillator is directed to the RX path via buffer circuits and polyphase filter to provide quadrature LO signal to the two RX mixers. The RX signal coming from RX antenna is amplified by LNA and converted to baseband by two mixers with quadrature LO signal. The integrated VCO has two analog tuning inputs. These two tuning inputs can be used to obtain the full tuning range of greater than 20 GHz.

The on-chip VCO together with integrated frequency divider and external fractional-N PLL can be used for frequency modulated continuous wave (FMCW) radar operation. With a fixed oscillator frequency, it can be used in continuous wave (CW) mode. Other modulation schemes such as FSK can be implemented by utilizing the analog tuning inputs. The IC is fabricated in a BiCMOS technology.

### 1.2 <u>Applications</u>

The main application field of the wideband transceiver radar frontend (RFE) without beam focusing element is in short range (in the order of about 5 meters) and high-resolution radar systems. By using dielectric lenses, the range can be increased from a multiple of 10 meters to up to 100 meters. Depending on the measurement target specification a trade-off between measurement resolution and range is required.

The RFE can be used in FMCW mode as well as in CW mode. The transceiver is designed for maximum bandwidth by using two tuning inputs with different tuning ranges and tuning slopes. This makes it possible to extend the bandwidth to the entire tuning range mentioned above.



# 2 Block Diagram



Figure 1 Block Diagram



# **3** Pin Configuration

## 3.1 Pin Assignment



Figure 2 Pin Assignment (QFN32, 5 mm x 5 mm, top view)

### 3.2 Pin Description

#### Table 1 Pin Description

|                    | i ili Desemp |                                                                                                                          |  |  |  |  |  |  |
|--------------------|--------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin                |              | Description                                                                                                              |  |  |  |  |  |  |
| No.                | Name         |                                                                                                                          |  |  |  |  |  |  |
| 1, 8, 17           | GND          | Ground                                                                                                                   |  |  |  |  |  |  |
| 2                  | VCC          | Supply voltage (3.3 V)                                                                                                   |  |  |  |  |  |  |
| 3                  | IFQn         |                                                                                                                          |  |  |  |  |  |  |
| 4                  | IFQp         | Quadrature IE outputs, DC coupled                                                                                        |  |  |  |  |  |  |
| 5                  | IFIn         |                                                                                                                          |  |  |  |  |  |  |
| 6                  | IFIp         |                                                                                                                          |  |  |  |  |  |  |
| 7                  | RXEN         | Receiver enable input: 3.3 V – receiver enabled, 0 – receiver off; CMOS input with 100-k $\Omega$ pull-up resistor       |  |  |  |  |  |  |
| 18                 | ICNTL        | VCO frequency tuning input voltage 0 3.3 V, negative characteristic $f_{TX} = f(V_{ICNTL})$                              |  |  |  |  |  |  |
| 19                 | VT           | VCO frequency tuning input voltage 0 4.5 V, positive characteristic $f_{Tx} = f(V_{VT})$                                 |  |  |  |  |  |  |
| 20                 | HPEN         | TX high power control: 3.3 V – high power, 0 or open – low power;<br>CMOS input with 100-kΩ pull-down resistor           |  |  |  |  |  |  |
| 21                 | PWR          | TX-PA and LO-PA power enable: 3.3 V – on, 0 (or open) – off; CMOS input with 100-k $\Omega$ pull-down resistor           |  |  |  |  |  |  |
| 22                 | DIVp         | Divider outputs, positive and negative terminal, matched to 50 $\Omega$ load, DC coupled, external                       |  |  |  |  |  |  |
| 23                 | DIVn         | decoupling capacitor required                                                                                            |  |  |  |  |  |  |
| 24                 | DIVEN        | Divider enable input, high-active: 3.3 V – divider enable, 0 – divider off;<br>CMOS input with 100-kΩ pull-down resistor |  |  |  |  |  |  |
| 9 - 16,<br>25 - 32 | NC           | Not connected. These pins may be connected to ground. Performance will not be affected                                   |  |  |  |  |  |  |
| (33)               | GND          | Exposed die attach pad of the QFN package, must be soldered to ground                                                    |  |  |  |  |  |  |



# 4 Specification

### 4.1 Absolute Maximum Ratings

Attempted operation outside the absolute maximum ratings of the part may cause permanent damage to the part. Actual performance of the IC is only guaranteed within the operational specifications, not at absolute maximum ratings.

Table 2 Absolute Maximum Ratings

| Parameter                        | Symbol           | Min  | Max                    | Unit | Condition / Remark                  |
|----------------------------------|------------------|------|------------------------|------|-------------------------------------|
| Supply voltage                   | V <sub>cc</sub>  |      | 3.6                    | V    | to GND                              |
| DC voltage at tuning input VT    | V <sub>VT</sub>  | -0.3 | 4.7                    | V    |                                     |
| DC voltage at tuning input ICNTL | VICNTL           | -0.3 | 3.6                    | V    |                                     |
| DC voltage at enable inputs      | V <sub>EN</sub>  | -0.3 | V <sub>CC</sub> + 0.17 | V    | Inputs RXEN, DIVEN, PWR, HPEN       |
| Junction temperature             | TJ               |      | 150                    | °C   |                                     |
| Storage temperature range        | T <sub>STG</sub> | -65  | 150                    | °C   |                                     |
| ESD robustness                   | V <sub>ESD</sub> |      | 1.0                    | kV   | Human body model, HBM <sup>1)</sup> |

1) CLASS 1C according to ESDA/JEDEC Joint Standard for Electrostatic Discharge Sensitivity Testing, Human Body Model Component Level, ANSI/ESDA/JEDEC JS-001-2011

### 4.2 **Operating Range**

#### Table 3 Operating Range

| Parameter                        | Symbol          | Min  | Max             | Unit | Remarks / Condition |
|----------------------------------|-----------------|------|-----------------|------|---------------------|
| Ambient temperature              | T <sub>A</sub>  | -40  | 85              | °C   |                     |
| Supply voltage                   | Vcc             | 3.13 | 3.47            | V    | (3.3 V ± 5%)        |
| DC voltage at tuning input ICNTL | VICNTL          | 0    | Vcc             | V    |                     |
| DC voltage at tuning input VT    | V <sub>VT</sub> | 0    | 4.5             | V    |                     |
| DC voltage at enable inputs      | V <sub>EN</sub> | 0    | V <sub>cc</sub> | V    |                     |
| DC voltage at other inputs       | Vx              | 0    | V <sub>cc</sub> | V    |                     |

#### Note: Do not drive input signals without power supplied to the device.

Power-up sequence should be the following:

- 1. Connect to ground (optional)
- 2. Apply V<sub>cc</sub>
- 3. Set all control voltages

Power-down sequence should be the reverse of the above.

### 4.3 <u>Thermal Resistance</u>

#### Table 4Thermal Resistance

| Parameter                                  | Symbol     | Min | Тур | Max | Unit | Remarks / Condition |
|--------------------------------------------|------------|-----|-----|-----|------|---------------------|
| Thermal resistance,<br>junction-to-ambient | $R_{thja}$ |     |     | 30  | к/w  | JEDEC JESD51-5      |



## 4.4 <u>Electrical Characteristics</u>

 $T_A$  = -40°C to +85°C unless otherwise noted. Typical values measured at  $T_A$  = 25°C and  $V_{CC}$  = 3.3 V.

Table 5Electrical Characteristics

| Parameter                               | Symbol                               | Min   | Тур   | Max   | Unit   | Remarks / Condition                             |
|-----------------------------------------|--------------------------------------|-------|-------|-------|--------|-------------------------------------------------|
| DC Parameters                           |                                      |       |       |       |        | ·                                               |
| Supply current consumption              | Icc                                  |       | 170   | 196   | mA     | Maximum current with<br>ICNTL = V <sub>CC</sub> |
| Enable input voltage,<br>low level      | V <sub>EN_L</sub>                    | 0     |       | 0.85  | V      |                                                 |
| Enable input voltage,<br>high level     | V <sub>EN_</sub> H                   | 2.05  | 2.15  | Vcc   | V      |                                                 |
| VCO tuning voltage                      | V <sub>VT</sub>                      | 0     |       | 4.5   | V      |                                                 |
|                                         | VICNTL                               | 0     |       | Vcc   | V      |                                                 |
| RF Parameters                           |                                      |       |       |       |        |                                                 |
| TX output start frequency               | f <sub>TX, min</sub>                 | 111.5 | 113.9 | 115.5 | GHz    | VT = 0, ICNTL = 3.3 V                           |
| TX output stop frequency                | f <sub>TX, max</sub>                 | 130.5 | 134.1 | 137.2 | GHz    | VT = 4.5 V, ICNTL = 0                           |
| TX tuning full bandwidth                | $\Delta f_{TX}$                      | 19    | 22    | 25    | GHz    | VT and ICNTL                                    |
| VCO slope f vs. V for VT                | Δf <sub>TX</sub> /                   |       | 6.33  |       | GHz/V  | for f <sub>TX</sub> = 119 GHz                   |
|                                         | $\Delta V_{VT}$                      |       |       |       |        |                                                 |
| VCO slope f vs. V for ICNTL             | $\Delta f_{TX}$ / $\Delta V_{ICNTL}$ |       | 3.9   |       | GHz/V  | for f <sub>TX</sub> = 127 GHz                   |
| Transmitter output power<br>(dBm EIRP)  | Ртх_ра                               | -8.0  | -3.0  | +3.5  | dBm    | Note 1                                          |
| Output power reduction with<br>HPEN = 0 | $P_{TX_adj}$                         |       | 3     |       | dB     |                                                 |
| Divider output power                    | Pdiv                                 | -8    | -5    | -2    | dBm    | Note 2                                          |
| Divider output frequency                | f <sub>div</sub>                     | 1.73  | 1.9   | 2.15  | GHz    |                                                 |
| Phase Noise at<br>1.9 GHz, 1 MHz offset | P <sub>N</sub>                       | -127  | -125  | -116  | dBc/Hz | Measured at divider output                      |
| RX conversion gain                      | RXgain                               |       | 11.5  |       | dB     | Simulated value at 122 GHz                      |
| IF frequency range                      | f <sub>IF</sub>                      | 0     |       | 200   | MHz    |                                                 |
| IF output impedance                     | Z <sub>OUT</sub>                     |       | 600   |       | Ω      | Differential output                             |
| IQ amplitude imbalance                  |                                      | -1.8  |       | +1.8  | dB     |                                                 |
| IQ phase imbalance                      |                                      | -10   |       | 10    | deg    |                                                 |
| Receiver Noise figure (DSB)             |                                      |       | 9     |       | dB     | Simulated at 122 GHz.                           |
| Input compression point                 | 1dB                                  | 1     | -14   |       | dBm    | Simulated                                       |

Note 1: Typical value of 'Transmitter output power' is average value for f<sub>TX</sub> = 116 – 134 GHz

Note 2: Measured single-ended. Divider outputs are loaded with  $50 \Omega$ , external decoupling capacitors are required. No  $50-\Omega$  match is required in application.



# 5 Packaging

# 5.1 <u>Outline Dimensions</u>





### 5.2 Package Code

Top-Side Markings

TRA045 YYWW

## 5.3 Antenna Position







# 6 Application

# 6.1 Application Circuit Schematic



Figure 5 Application Circuit



Figure 6 Suggested schematic of a loop filter and generation of control voltages VT, ICNTL for full bandwidth operation

# 6.2 <u>Power Cycling</u>

It is possible to reduce power consumption by power cycling the radar front end. Rapid power cycling can be implemented with voltage rise times between 10 and 100  $\mu$ s. At power-up, it must be ensured that no input signal is driven high before the supply voltage is stable. At power-down, all input signals must be pulled low before the supply voltage is switched off.

# 6.3 Evaluation Kit

Silicon Radar offers evaluation kits for speeding up radar development. Please review our website and product sheets for more information: <u>https://www.siliconradar.com/evalkits/</u>.

The *SiRad Easy*<sup>®</sup> *r4* platform supports development for many of Silicon Radar's integrated IQ transceivers including radar front end boards for TRA\_120\_045. It serves as reference hardware and provides a design environment including a graphical user interface for parameter setting. Its functionality and communication protocol are adaptable to development projects.



### 6.4 Input / Output Stages

The following figures show the simplified circuits of the input and output stages. It is important that the voltage applied to the input pins never exceeds  $V_{CC}$  by more than 0.3 V, with exception of inputs VT (max. rating 4.7 V) and ICNTL (max. rating 3.6 V), see section 4.1 Absolute Maximum Ratings. Otherwise, the supply current may be conducted through the upper ESD protection diode connected at the pin.



Figure 7 Equivalent I/O Circuits









Figure 10 VCO tuning using suggested control circuitry shown in Figure 6, 'Suggested schematic of a loop filter... '



Figure 12 Divider output power with tuning voltage  $V_{VT}$ measured single ended divider output DIVp

















Figure 14 TX gain measured without (left) and with (right) lens vs. frequency



Figure 15 RX gain measured without (left) and with (right) lens vs. frequency.





TRA\_120\_045 Tx without Lens CW H-plane



w/o lens in CW-Mode of operation





TRA\_120\_045 Tx with Lens CW E-plane









Figure 22 RX Antenna Characteristics in E-plane, measured with lens in CW-Mode of operation





Figure 19

w/o lens in CW-Mode of operation

TRA\_120\_045 Tx with Lens CW H-plane



Figure 21 TX Antenna Characteristics in H-plane, measured with lens in CW-Mode of operation





Figure 23 RX Antenna Characteristics in H-plane, measured with lens in CW-Mode of operation





Figure 24 TX output power (EIRP) vs frequency, measured w/o Figure 25 lens in CW-Mode of operation.

Supply Current vs. Ambient Temperature.

SILICON radar



# Disclaimer

Silicon Radar GmbH 2023. The information contained herein is subject to change at any time without notice.

Silicon Radar GmbH assumes no responsibility or liability for any loss, damage or defect of a product which is caused in whole or in part by

- (i) use of any circuitry other than circuitry embodied in a Silicon Radar GmbH product,
- (ii) misuse or abuse including static discharge, neglect, or accident,
- (iii) unauthorized modifications or repairs which have been soldered or altered during assembly and are not capable of being tested by Silicon Radar GmbH under its normal test conditions, or
- (iv) improper installation, storage, handling, warehousing, or transportation, or
- (v) being subjected to unusual physical, thermal, or electrical stress.

**Disclaimer:** Silicon Radar GmbH makes no warranty of any kind, express or implied, with regard to this material, and specifically disclaims any and all express or implied warranties, either in fact or by operation of law, statutory or otherwise, including the implied warranties of merchantability and fitness for use or a particular purpose, and any implied warranty arising from course of dealing or usage of trade, as well as any common-law duties relating to accuracy or lack of negligence, with respect to this material, any Silicon Radar product and any product documentation. Products sold by Silicon Radar are not suitable or intended to be used in a life support applications or components, to operate nuclear facilities, or in other mission critical applications where human life may be involved or at stake. All sales are made conditioned upon compliance with the critical uses policy set forth below.

CRITICAL USE EXCLUSION POLICY: BUYER AGREES NOT TO USE SILICON RADAR GMBH'S PRODUCTS FOR ANY APPLICATIONS OR IN ANY COMPONENTS USED IN LIFE SUPPORT DEVICES OR TO OPERATE NUCLEAR FACILITIES OR FOR USE IN OTHER MISSION-CRITICAL APPLICATIONS OR COMPONENTS WHERE HUMAN LIFE OR PROPERTY MAY BE AT STAKE.

Silicon Radar GmbH owns all rights, titles and interests to the intellectual property related to Silicon Radar GmbH's products, including any software, firmware, copyright, patent, or trademark. The sale of Silicon Radar GmbH's products does not convey or imply any license under patent or other rights. Silicon Radar GmbH retains the copyright and trademark rights in all documents, catalogs and plans supplied pursuant to or ancillary to the sale of products or services by Silicon Radar GmbH. Unless otherwise agreed to in writing by Silicon Radar GmbH, any reproduction, modification, translation, compilation, or representation of this material shall be strictly prohibited.